Linking BDD-Based Symbolic Evaluation to Interactive Theorem-Proving

ID
TR-93-18
Authors
Jeffrey J. Joyce and Carl-Johan H. Seger
Publishing date
May 1993
Length
6 pages
Abstract
A novel approach to formal hardware verification results from the combination of symbolic trajectory evaluation and interactive theorem-proving. From symbolic trajectory evaluation we inherit a high degree of automation and accurate models of circuit behaviour and timing. From interactive theorem-proving we gain access to powerful mathematical tools such as inductions and abstraction. We have prototyped a hybrid tool and used this tool to obtain verification results that could not be easily obtained with previously published techniques.