Learning Goals 1

- Memory
  - Endianness and memory-address alignment

- Globals
  - Machine model for access to global variables; static and dynamic arrays and structs

- Pointers
  - Pointers in C, & and * operators, and pointer arithmetic

- Instance Variables
  - Instance variables of objects and structs

- Dynamic Storage
  - Dynamic storage allocation and deallocation

- If and Loop
  - If statements and loops

- Procedures
  - Procedures, call, return, stacks, local variables and arguments

- Dynamic Flow Control
  - Dynamic flow control, polymorphism, and switch statements
Learning Goals 2

- Read Assembly
  - Read assembly code

- Write Assembly
  - Write assembly code

- ISA-PL Connection
  - Connection between ISA and high-level programming language

- Asynchrony
  - PIO, DMA, interrupts and asynchronous programming

- Threads
  - Using and implementing threads

- Synchronization
  - Using and implementing spinlocks, monitors, condition variables and semaphores

- Virtual Memory
  - Virtual memory translation and implementation tradeoffs
Big Ideas: First Half

‣ Static and dynamic
  • anything that can be determined **before execution** (by compiler) is called *static*
  • anything that can only be determined **during execution** (at runtime) is called *dynamic*

‣ SM-213 Instruction Set Architecture
  • hardware context is CPU and main memory with fetch/execute loop
Memory Access

Memory is
- an array of bytes, indexed by byte address

Memory access is
- restricted to a transfer between registers and memory
- the ALU is thus unchanged, it still takes operands from registers
- this is approach taken by Reduced Instruction Set Computers (RISC)

Common mistakes
- wrong: trying to have instruction read from memory and do computation all at once
  - must always load from memory into register as first step, then do ALU computations from registers only
- wrong: trying to have instruction do computation and store into memory all at once
  - all ALU operations write to a register, then can store into memory on next step
### Loading and Storing

#### load into register
- immediate value: 32-bit number directly inside instruction
- from memory: base in register, direct offset as 4-bit number
  - offset/4 stored in machine language
  - **common mistake:** forget 0 offset when just want store value from register into memory
- from memory: base in register, index in register
  - computed offset is 4*index
- from register

#### store into memory
- base in register, direct offset as 4-bit number
- base in register, index in register
- **common mistake:** cannot directly store immediate value into memory

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>load immediate</td>
<td>r[d] ← v</td>
<td>ld $v, rd</td>
<td>0d-- vvvvvvvvv</td>
</tr>
<tr>
<td>load base+offset</td>
<td>r[d] ← m[r[s]+(o=p*4)]</td>
<td>ld o(rs), rd</td>
<td>1psd</td>
</tr>
<tr>
<td>load indexed</td>
<td>r[d] ← m[r[s]+4*r[i]]</td>
<td>ld (rs,ri,4), rd</td>
<td>2sid</td>
</tr>
<tr>
<td>register move</td>
<td>r[d] ← r[s]</td>
<td>mov rs, rd</td>
<td>60sd</td>
</tr>
<tr>
<td>store base+offset</td>
<td>m[r[d]+(o=p*4)] ← r[s]</td>
<td>st rs, o(rd)</td>
<td>3spd</td>
</tr>
<tr>
<td>store indexed</td>
<td>m[r[d]+4*r[i]] ← r[s]</td>
<td>st rs, (rd,ri,4)</td>
<td>4sdi</td>
</tr>
</tbody>
</table>
Hex vs. decimal vs. binary

- in SM-213 assembly
  - 0x in front of number means it’s in hex
  - otherwise it’s decimal
- converting from hex to decimal
  - convert each hex digit separately to decimal
  - $0xa3 = 2 \times 16^2 + 10 \times 16^1 + 3 \times 16^0$
- converting from hex to binary
  - convert each hex digit separately to binary: 4 bits in one hex digit
- converting from binary to hex
  - convert each 4-bit block to hex digit

exam advice

- reconstruct your own lookup table in the margin if you need to do this
**Common mistakes**

- treating hex number as decimal: interpret 0x20 as 20, but it’s actually decimal 32
- using decimal number instead of hex: writing 0x20 when you meant decimal 20

- wasting your time converting into format you don’t particularly need
- wasting your time trying to do computations in unhelpful format
  - think: what do you really need to answer the question?
  - adding small numbers easy in hex: B+2=D
  - for serious computations consider converting to decimal
  - unless multiply/divide by power of 2: then hex or binary is fast with bitshifting!
Two's Complement: Reminder

- **unsigned**
  - all possible values interpreted as positive numbers
  - int (32 bits)

- **signed: two's complement**
  - the first half of the numbers are positive, the second half are negative
  - start at 0, go to top positive value, "wrap around" to most negative value, end up at -1

```
0x0  0x7fffffff  0xffffffff
-2,147,483,648  -1  0  2,147,483,647
0x80000000  0xffffffff0x0  0x7fffffff
```
Two's Complement and Sign Extension

- Common mistakes:
  - forgetting to pad with 0s when sign extended
- normally, pad with 0s when extending to larger size
  - 0x8b byte (139) becomes 0x0000008b int (139)
- but that would change value for negative 2's comp:
  - 0xff byte (-1) should not be 0x000000ff int (255)
- so: pad with Fs with negative numbers in 2's comp:
  - 0xff byte (-1) becomes 0xffffffff int (-1)
  - in binary: padding with 1, not 0
- reminder: why do all this?
  - add/subtract works without checking if number positive or negative
Endianness

- Consider 4-byte memory word and 32-bit register
  - it has memory addresses i, i+1, i+2, and i+3
  - we’ll just say its “at address i and is 4 bytes long”
  - e.g., the word at address 4 is in bytes 4, 5, 6 and 7.

- Big or Little Endian
  - we could start with the BIG END of the number
    - most computer makers except for Intel, also network protocols

\[
\begin{align*}
& \text{Register bits} \\
& i & i + 1 & i + 2 & i + 3 \\
& 2^{31} \text{ to } 2^{24} & 2^{23} \text{ to } 2^{16} & 2^{15} \text{ to } 2^{8} & 2^{7} \text{ to } 2^{0}
\end{align*}
\]

- or we could start with the LITTLE END
  - Intel

\[
\begin{align*}
& \text{Register bits} \\
& i + 3 & i + 2 & i + 1 & i \\
& 2^{31} \text{ to } 2^{24} & 2^{23} \text{ to } 2^{16} & 2^{15} \text{ to } 2^{8} & 2^{7} \text{ to } 2^{0}
\end{align*}
\]
Alignment

- Power-of-two aligned addresses simplify hardware
  - required on many machines, faster on all machines

- computing alignment: for what size integers is address X aligned?
  - byte address to integer address is division by power to two, which is just shifting bits
    \[ j / 2^k = j >> k \]  \( (j \text{ shifted } k \text{ bits to right}) \)
  - convert address to decimal; divide by 2, 4, 8, 16, .....; stop as soon as there’s a remainder
  - convert address to binary; sweep from right to left, stop when find a 1
Static Variable Access (static arrays)

Key observations

- address of \texttt{b[a]} cannot be computed statically by compiler
- address can be computed dynamically from base and index stored in registers
  - element size can known statically, from array type

Array access: use load/store indexed instruction

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>load indexed</td>
<td>( r[d] \leftarrow m[r[s]+4*r[i]] )</td>
<td>\texttt{ld (rs,ri,4), rd}</td>
<td>2sid</td>
</tr>
<tr>
<td>store indexed</td>
<td>( m[r[d]+4*r[i]] \leftarrow r[s] )</td>
<td>\texttt{st rs, (rd,ri,4)}</td>
<td>4sdi</td>
</tr>
</tbody>
</table>
Static vs Dynamic Arrays

- Same access, different declaration and allocation
  - for static arrays, the compiler allocates the whole array
  - for dynamic arrays, the compiler allocates a pointer

```c
int a;
int b[10];

void foo () {
    b[a] = a;
}
```

```c
int a;
int* b;

void foo () {
    b = (int*) malloc (10*sizeof(int));
    b[a] = a;
}
```

0x2000: value of b[0]
0x2004: value of b[1]
...
0x2024: value of b[9]

data
```
ld $a_data, r0  # r0 = address of a
ld (r0), r1    # r1 = a
ld $b_data, r2  # r2 = address of b
st r1, (r2,r1,4) # b[a] = a
```

extra dereference
Dereferencing Registers

- **Common mistakes**
  - no dereference when you need it
  - extra dereference when you don’t need it
  - example

```assembly
ld $a_data, r0    # r0 = address of a
ld (r0), r1      # r1 = a
ld $b_data, r2    # r2 = address of b
ld (r2), r3      # r3 = b
st r1, (r3,r1,4) # b[a] = a
```

- a dereferenced once
- b dereferenced twice
  - once with offset load
  - once with indexed store

- no dereference: value in register
- one dereference: address in register
- two dereferences: address of pointer in register
## Basic ALU Operations

### Arithmetic

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>register move</td>
<td>$r[d] \leftarrow r[s]$</td>
<td>mov rs, rd</td>
<td>60sd</td>
</tr>
<tr>
<td>add</td>
<td>$r[d] \leftarrow r[d] + r[s]$</td>
<td>add rs, rd</td>
<td>61sd</td>
</tr>
<tr>
<td>and</td>
<td>$r[d] \leftarrow r[d] &amp; r[s]$</td>
<td>and rs, rd</td>
<td>62sd</td>
</tr>
<tr>
<td>inc</td>
<td>$r[d] \leftarrow r[d] + 1$</td>
<td>inc rd</td>
<td>63-d</td>
</tr>
<tr>
<td>inc address</td>
<td>$r[d] \leftarrow r[d] + 4$</td>
<td>inca rd</td>
<td>64-d</td>
</tr>
<tr>
<td>dec</td>
<td>$r[d] \leftarrow r[d] - 1$</td>
<td>dec rd</td>
<td>65-d</td>
</tr>
<tr>
<td>dec address</td>
<td>$r[d] \leftarrow r[d] - 4$</td>
<td>deca rd</td>
<td>66-d</td>
</tr>
<tr>
<td>not</td>
<td>$r[d] \leftarrow \neg r[d]$</td>
<td>not rd</td>
<td>67-d</td>
</tr>
</tbody>
</table>

### Shifting, NOP and Halt

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>shift left</td>
<td>$r[d] \leftarrow r[d] \ll S = s$</td>
<td>shl rd, s</td>
<td>7dSS</td>
</tr>
<tr>
<td>shift right</td>
<td>$r[d] \leftarrow r[d] \gg S = -s$</td>
<td>shr rd, s</td>
<td></td>
</tr>
<tr>
<td>halt</td>
<td>halt machine</td>
<td>halt</td>
<td>f0--</td>
</tr>
<tr>
<td>nop</td>
<td>do nothing</td>
<td>nop</td>
<td>ff--</td>
</tr>
</tbody>
</table>
Summary: Static Scalar and Array Variables

- **Static variables**
  - the compiler knows the address (memory location) of variable

- **Static scalars and arrays**
  - the compiler knows the address of the scalar value or array

- **Dynamic arrays**
  - the compiler does not know the address the array

- **What C does that Java doesn’t**
  - static arrays
  - arrays can be accessed using pointer dereferencing operator
  - arithmetic on pointers

- **What Java does that C doesn’t**
  - typesafe dynamic allocation
  - automatic array-bounds checking
### Key observation

- offset from base of struct to a specific field is static
  - can always be computed by compiler

- address can be computed dynamically from base stored in register and offset computed by compiler and encoded directly into instruction
  - difference from arrays: fields do not all have to be same size, so cannot necessarily compute offset from index

### Struct access: use load/store offset instruction

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>load base+offset</td>
<td>( r[d] \leftarrow m[r[s]+(o=p*4)] )</td>
<td>ld o(r(s)), rd</td>
<td>1psd</td>
</tr>
<tr>
<td>store base+offset</td>
<td>( m[r[d]+(o=p*4)] \leftarrow r[s] )</td>
<td>st rs, o(rd)</td>
<td>3spd</td>
</tr>
</tbody>
</table>
Static vs. Dynamic Structs

- Static and dynamic differ by an extra memory access
  - Dynamic structs have dynamic address that must be read from memory

```
struct D
{  
  int e;
  int f;
};
```

```
struct D  d0;
d0.e = d0.f;
```

```
struct D* d1;
d1->e = d1->f;
```

```
0x1000: value of d0.e
0x1004: value of d0.f
```

```
m[0x1000] ← m[0x1004]
```

```
r[0] ← 0x1000
r[2] ← m[r[0]+4]
m[r[0]] ← r[2]
```

```
0x1000: 0x2000
```

```
m[m[0x1000]+0] ← m[m[0x1000]+4]
```

```
r[0] ← 0x1000
r[1] ← m[r[0]]
m[r[1]] ← r[2]
```

extra dereference
Static Control Flow for If/Loop

- Conditional branches: do if register is
  - equal to zero
  - greater than zero
  - often requires ALU calculation to change condition into zero check
    - tradeoff is keep ISA compact, vs. require more instructions to execute desired behavior
    - continue with RISC approach: pick compact

- Unconditional
  - PC-relative (branch)
    - 8 bits to encode address with respect to current PC, fits into 2-byte instruction
    - in assembly, target is label specifying location
  - Absolute (jump)
    - 32 bits to encode address, requires 6-byte instruction

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>branch</td>
<td>pc ← (a==pc+oo*2)</td>
<td>br a</td>
<td>8−oo</td>
</tr>
<tr>
<td>branch if equal</td>
<td>pc ← (a==pc+oo*2) if r[c]==0</td>
<td>beq rc, a</td>
<td>9coo</td>
</tr>
<tr>
<td>branch if greater</td>
<td>pc ← (a==pc+oo*2) if r[c]&gt;0</td>
<td>bgt rc, a</td>
<td>acoo</td>
</tr>
<tr>
<td>jump</td>
<td>pc ← a (a specified as label)</td>
<td>j a</td>
<td>b----aaaaaaaa</td>
</tr>
</tbody>
</table>
Implementing **for** Loops

```
for (i=0; i<10; i++)
    s += a[i];
```

- **Transformation**
  - calculate condition into zero check
  - use two branches
    - conditional to end at start
    - unconditional after loop body
  - defer store to memory
    - only after loop end
    - (when possible)

```
temp_i=0
temp_s=0
loop:   temp_t=temp_i-9
    if temp_t>0 goto end_loop
    temp_s+=a[temp_i]
    temp_i++
    goto loop
end_loop:  s=temp_s
            i=temp_i
```

```
ld   $0x0, r0   # r0 = temp_i = 0
ld   $a, r1    # r1 = address of a[0]
ld   $0x0, r2   # r2 = temp_s = 0
ld   $0xffffffff, r4   # r4 = -9
loop:      mov  r0, r5   # r5 = temp_i
            add  r4, r5   # r5 = temp_i-9
            bgt  r5, end_loop   # if temp_i>9 goto +4
            ld   (r1, r0, 4), r3   # r3 = a[temp_i]
            add  r3, r2   # temp_s += a[temp_i]
            inc  r0   # temp_i++
            br   loop   # goto -7
end_loop:  ld   $s, r1   # r1 = address of s
            st   r2, 0x0(r1)   # s = temp_s
            st   r0, 0x4(r1)   # i = temp_i
```
### Implementing *if-then-else*

**Transformations: same idea**
- calculate condition into zero check
- two branches for most cases
  - conditional on top
  - unconditional to bottom to skip next case
    - except for last case, do not need
- defer store to memory when possible

**Common mistake (if and for)**
- only using one branch
Static Control Flow: Procedure Calls

- Set up return value
  - read the value of the program counter (PC): convention is to use r6
  - increment to skip next two instructions (incr itself, and jump)
- Do jump to callee
  - jump to a dynamically determined target address stored in register
- Procedure call: use indirect jump (with zero offset)

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>get pc</td>
<td>r[d] ← pc + (o==p*2)</td>
<td>gpc $o, rd</td>
<td>6fpd</td>
</tr>
<tr>
<td>indirect jump</td>
<td>pc ← r[s] + (o==pp*2)</td>
<td>j o(rs)</td>
<td>cspp</td>
</tr>
</tbody>
</table>

```c
void foo () {
    ping ();
}

void ping () {};

foo:  gpc $6, r6          # r6 = pc of next instruction
    j   ping               # goto ping ()

ping: j    0(r6)          # return
```
Procedure Storage Needs

- **frame**
  - arguments
  - local variables
  - saved registers
    - return address

- **access through offsets from top**
  - just like structs with base

- **simple example**
  - two local vars
  - saved return address
Stack vs. Heap

- split memory into two pieces
  - heap grows down
  - stack grows up
- move stack pointer up to smaller number when add frame
- but within frame, offsets still go down
- convention: r5 is stack pointer
Snippet 8: Caller vs. Callee

foo: dec a r5           # sp–=4 for ra
    st r6, (r5)       # *sp = ra

allocate frame
save r6

b: dec a r5            # sp –= 4 for ra
    st r6, (r5)      # *sp = ra
    dec a r5        # sp –= 4 for l1
    dec a r5        # sp –= 4 for l0

call b()

body

save r6 and allocate frame

inca r5           # sp += 4 to discard l0
inca r5
    ld (r5), r6     # ra = *sp
inca r5
    j (r6)         # return

dealloca te frame
return

inca r5               # sp += 4 to discard l0
    inca r5               # sp += 4 to discard ra
    j   (r6)              # return

ld  (r5), r6         # ra = *sp
    inca r5               # sp+=4 to discard ra
    j    (r6)             # return

ld   $0, r0           # r0 = 0
    st   r0, 0x0(r5)      # l0 = 0
    ld   $0x1, r0         # r0 = 1
    st   r0, 0x4(r5)      # l1 = 1

restore r6
dealloca te frame
return

ld   (r5), r6
    inca r5               # sp+=4 to discard ra
    j    (r6)             # return

allocate frame
save r6

inca r5               # sp += 4 to discard l0
inca r5
    ld  (r5), r6          # ra = *sp
inca r5
    j   (r6)              # return
void three () {
    int i;
    int j;
    int k;
}

void two () {
    int i;
    int j;
    three ();
}

void one () {
    int i;
    two ();
}

void foo () {
    // r5 = 2000
    one ();
}

void
foo () {
    // r5 = 2000
    one ();
}
Arguments and Return Value

Return value
- convention: store in r0 register
- common mistake: push return value on stack instead of using r0

Arguments
- in registers or on stack
- pushing on stack requires more work, but holds unlimited number
- work must be done by caller
- common mistake: allocate space and save off arguments to stack in callee
Stack Summary

- stack is managed by code that the compiler generates
  - stack pointer (sp) is current top of stack (stored in r5)
    - grows from bottom up towards 0
    - push (allocate) by decreasing sp value, pop (deallocate) by increasing sp value

- accessing information from stack
  - callee accesses local variables, saved registers, arguments as static offsets from base of stack pointer (r5)

- stack frame for procedure created by mix of caller and callee work

  - **common mistake:** confusion about what caller vs callee should do

    - caller setup
      - if arguments passed through stack: allocates room for them and save them to stack
      - sets up new value of r6 return address (to next instruction in this procedure, after the jump)
      - saves registers r0-r3 to stack if expect to use values after call
      - jumps to callee code

    - callee setup (prologue)
      - unless leaf procedure, allocates room for old value of r6 and saves it to stack
      - save r4, r7 to stack if they will be overwritten
      - allocates space on stack for local variables

    - callee teardown (epilogue)
      - ensure return value in r0
      - deallocates stack frame space for locals
      - unless leaf procedure, restores old r6 and deallocates that space on stack
      - if previously saved, restore old r4/r7 and deallocate that space on stack
      - jump back to return address (location stored in r6)

    - caller teardown
      - deallocates stack frame space for arguments
      - restore r0-r3 if previously saved to stack, deallocate that space
      - use return value (if any) in r0
Security Vulnerability: Buffer Overflow

The bug
- if position of the first ‘.’ in str is more than 10 bytes from the beginning of str, this loop will write portions of str into memory beyond the end of buf

```c
void printPrefix (char* str) {
  char buf[10];
  ...
  // copy str up to "." input buf
  while (*str!='.')
    *(bp++) = *(str++);
  *bp = 0;
}
```

The vulnerability
- attacker can change printPrefix’s return address
  - buf[XX] can overwrite return address on stack frame
  - instead of return to caller code, “return” to attacker’s code
    - execute arbitrary code
Variables Summary

- **Global variables**
  - address known statically

- **Reference variables**
  - variable stores address of value (usually allocated dynamically)

- **Arrays**
  - elements, named by index (e.g. a[i])
  - address of element is base + index * size of element
    - base and index can be static or dynamic; size of element is static

- **Instance variables**
  - offset to variable from start of object/struct known statically
  - address usually dynamic

- **Locals and arguments**
  - offset to variable from start of activation frame known statically
  - address of stack frame is dynamic
Pointers

- **Notation**
  - `& X` the address of X
  - `* X` the value X points to
    - we also call this operation *dereferencing*
  
  ```c
  int a;
  int* b;
  
  void foo () {
      a = 3;
      *b = 4;
  }
  ```
  
  - `&a = 0x1000, a = 3, *a = (whatever is at address 0x3...)`
  - `&b = 0x2000, b = 0x3000, *b = 4`

- **common mistakes**
  - use address of pointer
  - try to dereference integer storing value
-pointer arithmetic in C

- Alternative to a[i] notation for dynamic array access
  - a[x] equivalent to *(a+x)
  - &a[x] equivalent to (a+x)

- Pointer arithmetic takes into account size of datatype
  - int a[4];
    - &a[0] = 0x2004; &a[2] = 0x2008
    - (& a[2]) - (& a[1]) == 1 == (a+2) - (a+1)

- compiler treats pointer-to-int differently than int!
  - even though both can be stored with 32 bits on IA-32 machine

- Common mistake
  - treat pointer arithmetic like direct calculations with addresses
    - off by 4 when doing pointer arithmetic with integers
Exam studying advice

- try writing simple test programs, use gdb and print to explore

```c
#include <stdio.h>

int main (int argc, char** argv) {
    int a[4] = {100, 110, 120, 130};
    int k = &a[4];
    int m = &a[1];
    int n = k-m;
    int o = &a[4]-&a[1];
    printf ("k hex: %x, k dec: %d, m hex: %x, m dec %d, n: %d, o: %d \n", k, k, m, m, n, o);
}
```

```
tmm% gcc -g -o array2 array2.c
array2.c: In function 'main':
array2.c:6: warning: initialization makes integer from pointer without a cast
array2.c:7: warning: initialization makes integer from pointer without a cast
```

```
tmm% ./array2
k hex: bffff7d0, k dec: -1073743920, m hex: bffff7c4, m dec -1073743932, n: 12, o: 3
```

```
tmm% gdb array2
(gdb) p &a[4]
$1 = (int *) 0xbffff510
(gdb) p k
$2 = -1073744624
```
#include <stdio.h>

int main () {
    char a[4];
    *((int*)a) = 1;
    printf("a[0]=%d a[1]=%d a[2]=%d a[3]=%d\n",a[0],a[1],a[2],a[3]);
}

• how does this C code check for endianness?
  - create array of 4 bytes (char data type is 1 byte)
  - cast whole thing to an integer, set it to 1
  - check if the 1 appears in first byte or last byte

• things to understand:
  - concepts of endiannessness
  - casting between arrays of bytes and integers
  - masking bits, shifting bits
Memory Management in C

- Explicit allocation with malloc and deallocation with free
- Dangling pointer problem
  - pointer to object that has already been freed
  - happens when allocate and free happen in different parts of code
  - various strategies to avoid (reduce likelihood, but not a guaranteed cure)
    - use local variables (allocated on the stack) and pass in address of the local from caller, instead of dynamic allocation in callee
    - coding conventions
    - explicit reference counting (heavyweight solution)

- Memory leak problem
  - allocated memory is not deallocated when no longer needed, so memory usage steadily grows (problem especially for long-running programs)

- Common mistake
  - don’t free any memory to avoid dangling pointer problem
    - result is memory leak, leads to later problems even though no immediate crash
Memory Management in Java

- Garbage collection model
  - allocation with new
  - deallocation handled by Java system, not programmer
    - thus some kinds of programmer errors are impossible, including dangling pointers

- Advantages
  - much easier to program

- Disadvantages
  - some performance penalties
    - system knows less than programmer in best case
    - GC pass could occur at bad time (realtime/interactive situation)
  - programmers tempted to ignore memory management completely
    - GC is not perfect, memory leaks can still occur!
Polymorphic Dispatch

- Method address is determined dynamically
  - compiler can not hardcoded target address in procedure call
  - instead, compiler generates code to lookup procedure address at runtime
  - address is stored in memory in the object’s class *jump table*

- Class Jump table
  - every class is represented by class object
  - the class object stores the class’s jump table
  - the jump table stores the address of every method implemented by the class
  - objects store a pointer to their class object

- Static and dynamic of method invocation
  - address of jump table is determined dynamically
  - method’s offset into jump table is determined statically
Dynamic Jumps in C

- **Function pointer**
  - a variable that stores a pointer to a procedure
  - declared
    - `<return-type> (*<variable-name>)(<formal-argument-list>);`
  - used to make dynamic call
    - `<variable-name> (<actual-argument-list>);`

- **Example**

```c
void ping () {}

void foo () {
    void (*aFunc) ();
    aFunc = ping;
    aFunc ();
}
```
Indirect Jump: Base/Offset

- **Key observation**
  - base address stored in register (dynamic)
  - for polymorphism jump table, offset can be computed statically by compiler

- **Function pointers: use indirect base/offset jump instruction**

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>indir jump b+o</td>
<td>pc ← m[r[s] + (o==pp*2)]</td>
<td>j *o(rs)</td>
<td>dspp</td>
</tr>
</tbody>
</table>
Switch Statement

```
int i;
int j;

void foo () {
    switch (i) {
        case 0: j=10; break;
        case 1: j=11; break;
        case 2: j=12; break;
        case 3: j=13; break;
        default: j=14; break;
    }
}
```

```
void bar () {
    if (i==0)
        j=10;
    else if (i==1)
        j = 11;
    else if (i==2)
        j = 12;
    else if (i==3)
        j = 13;
    else
        j = 14;
}
```

- Semantics the same as simplified nested if statements
  - choosing one computation from a set
  - restricted syntax: static, cardinal values
- Potential benefit: more efficient computation (usually)
  - jump table to select correct case with single operation
  - if statement may have to execute each check
    - number of operations is number of cases (if unlucky)
Switch Statement Strategy

- Choose one of two strategies to implement
  - use jump table unless case labels are sparse or there are very few of them
  - use nested-if-statements otherwise

- Jump-table strategy
  - statically
    - build jump table for all label values between lowest and highest
  - generate code to
    - goto default if condition is less than minimum case label or greater than maximum
    - normalize condition to lowest case label
    - use jump table to go directly to code selected case arm

```c
goto address of code_default if cond < min_label_value
goto address of code_default if cond > max_label_value
goto jumptable[cond-min_label_value]
```

statically: jumptable[i-min_label_value] = address of code_i
forall i: min_label_value <= i <= max_label_value
switch (i) {
    case 20:  j=10; break;
    case 21:  j=11; break;
    case 22:  j=12; break;
    case 23:  j=13; break;
    default:  j=14; break;
}
Indirect Jump: Indexed

- Key observation
  - base address stored in register (dynamic)
  - for switch jump table, have index stored in register

- Switch: use indirect jump indexed instruction

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>indir jump indexed</td>
<td>pc ← m[r[s] + r[i]*4]</td>
<td>j *(rs,ri,4)</td>
<td>esi-</td>
</tr>
</tbody>
</table>
Static and Dynamic Jumps

- **Jump instructions**
  - specify a *target address* and a *jump-taken condition*
  - target address can be static or dynamic
  - jump-target condition can be static (unconditional) or dynamic (conditional)

- **Static jumps**
  - jump target address is static
  - compiler hard-codes this address into instruction

- **Dynamic jumps**
  - jump target address is dynamic

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>branch</td>
<td>( pc \leftarrow (a==pc+oo*2) )</td>
<td>br a</td>
<td>8–oo</td>
</tr>
<tr>
<td>branch if equal</td>
<td>( pc \leftarrow (a==pc+oo*2) ) if ( r[c]==0 )</td>
<td>beg a</td>
<td>9coo</td>
</tr>
<tr>
<td>branch if greater</td>
<td>( pc \leftarrow (a==pc+oo*2) ) if ( r[c]&gt;0 )</td>
<td>bgt a</td>
<td>acoo</td>
</tr>
<tr>
<td>jump</td>
<td>( pc \leftarrow a ) (a specified as label)</td>
<td>j a</td>
<td>b--- aaaaaaa</td>
</tr>
</tbody>
</table>
Dynamic Jumps

Jump base+offset

- Jump target address stored in a register
- We already introduced this instruction, but used it for static procedure calls

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>indirect jump</td>
<td>pc ← r[s] + (o == pp*2)</td>
<td>j o(rs)</td>
<td>cspp</td>
</tr>
</tbody>
</table>

Indirect jumps

- Jump target address stored in memory
- Base-plus-offset (function pointers) and indexed (switch) modes for memory access

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
<th>Machine</th>
</tr>
</thead>
<tbody>
<tr>
<td>indir jump b+o</td>
<td>pc ← m[r[s] + (o == pp*2)]</td>
<td>j *(rs)</td>
<td>dspp</td>
</tr>
<tr>
<td>indir jump indexed</td>
<td>pc ← m[r[s] + r[i]*4]</td>
<td>j *(rs,ri,4)</td>
<td>esi-</td>
</tr>
</tbody>
</table>
Dynamic Control Flow Summary

- **Static vs dynamic flow control**
  - static if jump target is known by compiler
  - dynamic for polymorphic dispatch, function pointers, and switch statements

- **Polymorphic dispatch in Java**
  - invoking a method on an object in Java
  - method address depends on object’s type, which is not known statically
  - object has pointer to class object; class object contains method jump table
  - procedure call is an indirect jump – i.e., target address in memory

- **Function pointers in C**
  - a variable that stores the address of a procedure
  - used to implement dynamic procedure call, similar to polymorphic dispatch

- **Switch statements**
  - syntax restricted so that they can be implemented with jump table
  - jump-table implementation running time is independent of the number of case labels
  - but, only works if case label values are reasonably dense
Big Ideas: Second Half

Memory hierarchy

- progression from small/fast to large/slow
  - registers (same speed as ALU instruction execution, roughly: 1 ns clock tick)
  - memory (over 100x slower: 100ns)
  - disk (over 1,000,000x slower: 10 millisec)
  - network (even worse: 200+ millisec RT to other side of world just from speed of light in fiber)

Implications

- don’t make ALU wait for memory
  - ALU input only from registers, not memory
- don’t make CPU wait for disk
  - interrupts, threads, asynchrony

Clean abstraction for programmer

- ignore asynchronous reality via threads and virtual memory (mostly)
- explicit synchronization as needed
Adding I/O to Simple Machine

- Beyond CPU/memory
  - CPU: ALU and registers

- I/O devices have small processors: I/O controllers
  - Processing power available outside CPU
I/O-Mapped Memory

- use familiar syntax for load/store for both memory and I/O
- memory addresses beyond the end of main memory handled by I/O controllers
  - mapping configured at boot time
- loads and stores are translated into I/O-bus messages to controller

Example

- to read/write to controller at address 0x80000000

```
  ld $0x80000000, r0
  st r1 (r0)     # write the value of r1 to the device
  ld (r0), r1    # read a word from device into r1
```
CPU requests one word at a time and waits for I/O controller

- CPU must wait until data is available
  - but I/O devices may be much slower than CPU (disks millions of times slower)
- large transfers slow since must be done one word at a time
- CPU must check back with I/O controller (for instance by polling)
  - poll too often means high overhead
  - poll too seldom means high latency
- no way for I/O controller to initiate communication
  - for some devices CPU has no idea when to poll (network traffic, mouse click)
Interrupts

CPU Interrupts

- controller can signal the CPU by setting special-purpose registers
  - `isDeviceInterrupting` set by I/O Controller to signal interrupt
  - `interruptControllerID` set by I/O Controller to identify interrupting device

- CPU checks for interrupts on every fetch-execute cycle
  - polling, but very low overhead of register access: does not slow down computation

- CPU jumps to controller’s *Interrupt Service Routine* to service interrupt
  - `interruptVectorBase` interrupt-handler jump table, initialized at boot time

```c
while (true) {
    if (isDeviceInterrupting) {
        m[r[5]-4] ← r[6];
        r[5] ← r[5]-4;
        r[6] ← pc;
        pc ← interruptVectorBase [interruptControllerID];
    }
    fetch ();
    execute ();
}
```
Direct Memory Access (DMA)

I/O controller transfers data to/from main memory independently of CPU

- process initiated by CPU using PIO
  - send request to controller with addresses and sizes
- data transferred to memory without CPU involvement
- controller signals CPU with interrupt when transfer complete

- can transfer large amounts of data with one request
  - not limited to one word at a time
PIO vs DMA: Phone Call Analogy

1: PIO
   - Data transfer: CPU -> Controller
   - Initiated by CPU

2: DMA
   - Data transfer: Controller <-> Memory
   - Initiated by Controller

3: Interrupt
   - Control transfer: Controller -> CPU
   - Initiated by Controller

- PIO: only CPU can make a phone call
  - must stay on the line a looooong time waiting for controller to finish

- PIO/DMA/Interrupt combination: sequence of phone calls
  - PIO: CPU calls controller to make request, then hangs up
  - DMA: controller calls memory to deliver data
  - Interrupt: controller calls CPU to inform that data is ready
    - leaves voicemail that CPU picks up on the next fetch/execute cycle
Asynchronous Disk Reading

- Cannot depend on synchronized execution where result is available before next statement executed

```c
read(buf, siz, blkNo);
nowHaveBlock(buf, siz);
```

- Handling disk reads asynchronously
  - each request has completion routine that should run after interrupt
    ```c
    asyncRead(buf, siz, blkNo, nowHaveBlock);
    ```
  - need queue so can handle multiple pending requests

- Challenges of asynchrony
  - either programmers must use explicitly asynchronous programming model
    - decoupled event triggering and handling as with event-driven GUI programming
    - imagine if not just on mouse clicks, but for every memory access!
  - or system can provide abstractions to hide asynchrony from programmers
    - threads, processes, virtual memory
Threads

Abstraction for execution

• programmer’s view
  - statements are executed one after another, appearance of sequential flow

• system reality
  - threads maybe be blocked (stopped)
  - often thread is not running because CPU is running a different thread
  - blocked threads can be restarted

Using threads

• create
  - starts new thread, immediately adds it to queue of threads waiting to run

• join
  - blocks calling thread until target thread completes

• common mistakes:
  - assume that order of joining is order of execution
  - assume that order of creating is order of execution
    • thread joins runnable queue with create call, not with join call
    • scheduler may choose what to run next in any order
Thread Status DFA

- Nascent
- Schedule
- Yield
- Block
- Complete
- Runnable
- Schedule
- Unblock
- Blocked
- Freed
- Dead
- Join or Detach
- Create
- Join or Detach
Implementing Threads

- Each thread has its own copy of the stack
- Thread-Control Block (TCB)
  - thread status: (NASCENT, RUNNING, RUNNABLE, BLOCKED, or DEAD)
  - pointers to base of thread’s stack base and top of thread’s stack
  - scheduling parameters such as priority, quantum, pre-emptability, etc.
- Queues
  - ready: list of TCB’s of all RUNNABLE threads
  - blocked: list of TCB’s of BLOCKED threads
- Thread switch (stops Ta and starts Tb)
  - save all registers to stack
  - save stack pointer to Ta’s TCB
  - set stack pointer to stack pointer in Tb’s TCB
  - restore registers from stack
Thread Private Data

TCB must have pointer to stack
- otherwise no way to find thread's data

Stack must have pointer to TCB
- otherwise no way to add currently running thread to ready queue, which stores TCBs not stacks

Common mistake:
- forgetting that stack must point back to TCB
Thread Scheduling Policies

- **Priority**
  - choose highest priority runnable thread to run

- **Round-Robin**
  - equal-priority threads get fair share of processor, in round-robin fashion

- **Preemptive**
  - priority-based
    - lower priority thread preempted as soon as higher priority becomes runnable
  - quantum-based (time slices)
    - thread preempted when its time quantum expires
    - timer device: I/O controller connected to clock, sends interrupts to CPU at regular intervals

- **Can be combined**
Use mutual exclusion to guard critical sections where data shared between multiple threads is accessed

- avoid race conditions where conflicting operations on shared data are interleaved arbitrarily leading to nondeterministic behavior
  - example: stack corruption when push and pop interleaved without being guarded

Mutual exclusion with locks

- **spinlock**
  - thread busy-waits until lock acquired
  - use when locks only needed for short time

- **blocking locks**
  - thread blocks if lock not available
  - thread returned to runnable state when lock becomes available
  - use when locks may be held for long periods
Mutual Exclusion Using Locks

- **lock semantics**
  - a lock is either *held* by a thread or *available*
  - at most one thread can hold a lock at a time
  - a thread attempting to acquire a lock that is already held is forced to wait

- **lock primitives**
  - `lock` acquire lock, wait if necessary
  - `unlock` release lock, allowing another thread to acquire if waiting

- **using locks for the shared stack**

```c
void push_cs (struct SE* e) {
    lock (&aLock);
    push_st (e);
    unlock (&aLock);
}

struct SE* pop_cs () {
    struct SE* e;
    lock (&aLock);
    e = pop_st ();
    unlock (&aLock);

    return e;
}
```
Spinlocks Require Atomic Read/Write

- Impossible when read and write are separate operations

```c
void lock (int* lock) {
    while (*lock == 1) {} ...
    *lock = 1;
}
```

- Need **atomic** read and write that is single indivisible unit
  - with no intervening access to that memory location from any other thread allowed

Atomic Memory Exchange

- one type of atomic memory instruction (there are other types)
- group a load and store together atomically
- exchanging the value of a register and a memory location
- much higher overhead than standard load or store

<table>
<thead>
<tr>
<th>Name</th>
<th>Semantics</th>
<th>Assembly</th>
</tr>
</thead>
<tbody>
<tr>
<td>atomic exchange</td>
<td>[v] ← m[[a]]</td>
<td>xchg (ra), rv</td>
</tr>
<tr>
<td></td>
<td>m[[a]] ← [v]</td>
<td></td>
</tr>
</tbody>
</table>
Implementing Spinlocks

- Spin first on fast normal read, then try slow atomic exchange
  - use normal read in loop until lock appears free
  - when lock appears free use exchange to try to grab it
  - if exchange fails then go back to normal read

```asm
ld   $lock, %r1
loop: ld   (%r1), %r0
      beq  %r0, try
      br   loop
try:  ld   $1, %r0
      xchg (%r1), %r0
      beq  %r0, held
      br   loop
held:
```
Blocking Locks

- If a thread may wait a long time
  - it should block so that other threads can run
  - it will then unblock when it becomes runnable (lock available or event notification)

- Blocking locks for mutual exclusion
  - if lock is held, locker puts itself on waiter queue and blocks
  - when lock is unlocked, unlocker restarts one thread on waiter queue

- Blocking locks for event notification (condition variables)
  - waiting thread puts itself on a waiter queue and blocks
  - notifying thread restarts one thread on waiter queue (or perhaps all)

- Implementing blocking locks using spinlocks
  - lock data structure includes a waiter queue and a few other things
  - data structure is shared by multiple threads; lock operations are critical sections
  - thus we use spinlocks to guard these sections in blocking lock implementation
Implementing a Blocking Lock

```c
void lock (struct blocking_lock l) {
    spinlock_lock (&l->spinlock);
    while (l->held) {
        enqueue (&waiter_queue, uthread_self());
        spinlock_unlock (&l->spinlock);
        uthread_switch (ready_queue_dequeue (), TS_BLOCKED);
        spinlock_lock (&l->spinlock);
    }
    l->held = 1;
    spinlock_unlock (&l->spinlock);
}

void unlock (struct blocking_lock l) {
    uthread_t* waiter_thread;

    spinlock_lock (&l->spinlock);
    l->held = 0;
    waiter_thread = dequeue (&l->waiter_queue);
    spinlock_unlock (&l->spinlock);
    waiter_thread->state = TS_RUNNABLE;
    ready_queue_enqueue (waiter_thread);
}
```

```c
struct blocking_lock {
    spinlock_t spinlock;
    int held;
    uthread_queue_t waiter_queue;
};
```

- **Spinlock guard**
  - on for **critical sections**
  - off before thread **blocks**
Blocking Lock Example Scenario

**Thread A**
1. calls lock()
2. grabs spinlock
5. grabs blocking lock
6. releases spinlock
7. returns from lock()
12. calls unlock()
13. grabs spinlock
14. releases lock
15. restarts Thread B
16. releases spinlock
17. returns from unlock()

**Thread B**
3. calls lock()
4. tries to grab spinlock, but spins
8. grabs spinlock
9. queues itself on waiter list
10. releases spinlock
11. blocks
18. scheduled
19. grabs spinlock
20. grabs blocking lock
21. releases spinlock
22. returns from lock()
Busywaiting vs Blocking

- Using spinlocks to busywait for long time wastes CPU cycles
  - use for short things
    - including within implementation of blocking locks

- Using blocking locks has high overhead
  - use for long things

- Common mistake
  - assume that CPU is busywaiting during blocking locks
    - thread does not run again until after blocking lock is released
Locks and Loops Common Mistakes

- Confusion about spinlocks inside blocking locks
  - use spinlocks in the implementation of blocking locks
  - two separate levels of lock!
    - holding spinlock guarding variable read/write
    - holding actual blocking lock

- Confusion about when spinlocks needed
  - must turn on to guard access to shared variables
  - must turn off before finishing or blocking

- Confusion about loop function
  - busywait
    - only inside spinlock
  - thread blocked inside loop body, **not** busywaiting
    - yield for blocking lock
      - re-check for desired condition: is lock available?
    - blocking wait for CV, blocking wait for semaphore P implementation
      - re-check for desired condition
Monitors and condition variables

- Monitor provides **blocking locks**
  - Guarantees mutual exclusion
- Condition variable provides **blocking notify**
  - Control transfer among threads with wait/notify
- Abstraction supports explicit locking

Semaphores

- **Blocking atomic counter**, stop thread if counter would go negative
- Introduced to coordinate asynchronous resource use
- Abstraction implicitly supports mutex, no need for explicit locking by user
- Could use to implement monitors, barriers (and CVs, sort of)

Common mistake:

- Confusing three things
  - How to use, how to implement, how one abstraction might be used to implement the other
Spin/Block, Lock/Notify: 3YrOld Analogy

- **Common mistake:** confusing lock and notify
  - lock: resource only available for single user at once
  - notify: event has occurred

- **Common mistake:** confusing spin and block
  - spin: actively use CPU resources while waiting
  - block: do not use any CPU resources while waiting, use scheduler blocking mechanism

- **checking the lock:** try washroom door handle to see if it opens
  - spinlock: keep rattling the door handle and knocking until the door opens
    - like a three year old child
  - blocking lock: knock once, step away from the door to wait quietly, walk towards door after it opens. (and somebody else might beat you there, so do check door again!)

- **checking for notification:** asking 'are we there yet' on a car trip
  - spinnnotify: keep asking 'are we there yet' every 30 seconds, for 1000km
    - like a three year old child
  - blocking notify: after first question, driver says 'no, go to sleep, I'll wake you up when we get there'.

Provides mutual exclusion with blocking lock

- **enter** lock
- **exit** unlock

```
void doSomething (uthread_monitor_t* mon) {
    uthread_monitor_enter (mon);
    touchSharedMemory();
    uthread_monitor_exit (mon);
}
```

Standard case: assume all threads could overwrite shared memory.

- **mutex**: only allows access one at a time

Special case: distinguish read-only access (readers) from threads that change shared memory values (writers).

- **mutex**: allow multiple readers but only one writer
Condition Variables

- Mechanism to transfer control back and forth between threads
  - uses monitors: CV can only be accessed when monitor lock is held

- Primitives
  - `wait` blocks until a subsequent `notify` operation on the variable
  - `notify` unblocks one waiter, continues to hold monitor
  - `notify_all` unblocks all waiters (broadcast), continues to hold monitor

- Each CV associated with a monitor

- Multiple CVs can be associated with same monitor
  - independent conditions, but guarded by same mutex lock

```c
uthread_monitor_t* beer = uthread_monitor_create();

uthread_cv_t* not_empty = uthread_cv_create (beer);
uthread_cv_t* warm      = uthread_cv_create (beer);
```
Wait and Notify Semantics

- Monitor automatically exited before block on wait
  - before waiter blocks, it exits monitor to allow other threads to enter

- Monitor automatically re-entered before return from wait
  - when trying to return from wait after notify, thread may block again until monitor can be entered (if monitor lock held by another thread)

- Monitor stays locked after notify: does not block

- Implication: cannot assume desired condition holds after return from blocking wait
  - other threads may have been in monitor between wait call and return
    - must explicitly re-check: usually enclose wait in while loop with condition check
    - same idea as blocking lock implementation with spinlocks!

```c
void pour () {
    monitor {
        while (glasses==0)
            wait;
        glasses--; 
    }
}

void refill (int n) {
    monitor {
        for (int i=0; i<n; i++) {
            glasses++; 
            notify;
        }
    }
}
```
Common mistakes:

- CVs do not have internal storage variables (boolean flags or int counters)
  - CVs are variables: named so can tell them apart from each other
  - wait/notify tired vs. wait/notify hungry

- users of CVs do not have to explicitly block
  - wait/notify done within implementation of CVs

- users of CVs do have to hold monitor in order to access CV values
Semaphores

- Atomic counter that can never be less than 0
  - attempting to make counter negative blocks calling thread

- P(s): acquire
  - try to decrement s
  - if s would be negative, atomically blocks until s positive, then decrement s

- V(s): release
  - increment s
  - atomically unblock any threads waiting in P

- Explicit locking not required when using semaphores since atomicity built in

```c
uthread_semaphore_t* glasses = uthread_create_semaphore (0);

void pour () {
    uthread_P (glasses);
}

void refill (int n) {
    for (int i=0; i<n; i++)
        uthread_V (glasses);
}
```
Semaphores

- Using semaphores: good building block for implementing many other things
  - monitors
  - condition variables (almost)
  - rendezvous: two threads wait for each other before continuing
  - barriers: all threads must arrive at barrier before any can continue

- Implementing semaphores: similar spirit to blocking locks

```c
struct uthread_semaphore {
    spinlock_t spinlock;
    int count;
    uthread_queue_t waiter_queue;
};

struct blocking_lock {
    spinlock_t spinlock;
    int held;
    uthread_queue_t waiter_queue;
};
```

(really should be boolean...)
Solved problem: race conditions

- solved by synchronization abstractions: locks, monitors, semaphores

Unsolved problems when using multiple locks

- deadlock: nothing completes because multiple competing actions wait for each other
- starvation: some actions never complete
- no abstraction to simply solve problem, major concern intrinsic to synchronization
- some ways to handle/avoid:
  - precedence hierarchy of locks
  - detect and destroy: notice deadlock and terminate threads
Virtual Memory

- Virtual Address Space
  - an abstraction of the *physical* address space of main (i.e., *physical*) memory
  - programs access memory using virtual addresses
  - memory management unit translates virtual address to physical memory addresses
    - MMU hardware performs translation on *every* memory access by program

- Process
  - a program execution with a private virtual address space
    - may have one or many threads
  - private address space required for static address allocation and isolation
Virtual Address Translation

- each program uses the same virtual address, but they map to different physical addresses

```
ld $0x1000, r2
ld $3, r3
st r3, (r2)
```
```
ld $0x1000, r4
ld $42, r5
st r5, (r4)
```
Address Space Translation Tradeoffs

† Single, variable-size, non-expandable segment
  • internal fragmentation of segment due to sparse address use

† Multiple, variable-size, non-expandable segments
  • internal fragmentation of segments when size isn’t know statically
  • external fragmentation of memory because segments are variable size
  • moving segments would resolve fragmentation, but moving is costly

† Expandable segments
  • expansion must by physically contiguous, but there may not be room
  • external fragmentation of memory requires moving segments to make room

† Multiple, fixed-size, non-expandable segments
  • called pages
  • need to be small to avoid internal fragmentation, so there are many of them
  • since there are many, need indexed lookup instead of search
Paging

Key idea
- Virtual address space is divided into set of fixed-size segments called pages
- Number pages in virtual address order
- Virtual page number = virtual address / page size

Page table
- Indexed by virtual page number (vpn)
- Stores base physical address (actually address / page size (PFN) to save space)
- Stores valid flag
Translation: Search vs. Lookup Table

- Translate by searching through all segments: too slow!

```java
for (int i=0; i<segments.length; i++) {
    int offset = va - segment[i].baseVA;
    if (offset > 0 && offset < segment[i].bounds) {
        pa = segment[i].basePA + offset;
        return pa;
    }
}
throw new IllegalAddressException (va);
```

- Translate with indexed lookup: Page Table

```java
class AddressSpace {
    PageTableEntry pte[];

    int translate (int va) {
        int vpn   = va / PAGE_SIZE;
        int offset = va % PAGE_SIZE;
        if (pte[vpn].isValid)
            return pte[vpn].PFN * PAGE_SIZE + offset;
        else
            throw new IllegalAddressException (va);
    }
}
```

```java
class PageTableEntry {
    boolean isValid;
    int pfn;
}
```
Address Translation

- The bit-shifty version
- Assume that page size is 4-KB = 4096 = 2^{12}
- Assume addresses are 32 bits
- Then, vpn and pfn are 20 bits and offset is 12 bits
- Pte is pfn plus valid bit, so 21 bits or so, say 4 bytes

```c
int translate (int va) {
    int vpn = va >>> 12;
    int offset = va & 0xfff;
    if (pte[vpn].isVValid)
        return pte[vpn].PFN << 12 | offset;
}
```
Demand Paging

- **Key Idea**
  - some application data is not in memory
  - transfer from disk to memory, only when needed

- **Page Table**
  - only stores entries for pages that are in memory
  - pages that are only on disk are marked invalid
  - access to non-resident page causes a page-fault interrupt

- **Page Fault**
  - is an exception raised by the CPU
  - when a virtual address is invalid
  - an exception is just like an interrupt, but generated by CPU not IO device
  - page fault handler runs each time a page fault occurs

- **Memory Map**
  - a second data structure managed by the OS
  - divides virtual address space into regions, each mapped to a file
  - page-fault interrupt handler checks to see if faulted page is mapped
  - if so, gets page from disk, update Page Table and restart faulted instruction
Demand Paging

- Virtual vs Physical Memory Size
  - VM can be even larger than available PM with demand paging!

- Page Replacement
  - pages can now be removed from memory, transparent to program
  - a replacement algorithm choose which pages should be resident and swaps out others
A context switch is

- switching between threads from different processes
  - each process has private virtual address space and thus its own page table

Implementing a context switch

- change PTBR to point to new process's page table
- thread switch (save regs, switch stacks, restore regs)

Context switch vs thread switch

- changing page tables can be considerably slower than just changing threads
  - mainly because caching techniques used to make translation fast
  - many pages may need reloading from disk because of demand paging
Paging Summary

Paging

- a way to implement address space translation
- divide virtual address space into small, fixed sized virtual page frames
- page table stores base physical address of every virtual page frame
- page table is indexed by virtual page frame number
- some virtual page frames have no physical page mapping
- some of these get data on demand from disk
Summary: Second Half

- **Single System Image**
  - hardware implements a set of instructions needed by compilers
  - compilers translate programs into these instructions
  - translation assumes private memory and processor

- **Threads**
  - an abstraction implemented by software to manage asynchrony and concurrency
  - provides the illusion of single processor to applications
  - differs from processor in that it can be stopped and restarted

- **Virtual Memory**
  - an abstraction implemented by software and hardware
  - provides the illusion of a single, private memory to application
  - not all data need be in memory,paged in on demand