# Determining the Existence of DC Operating Points in Circuits

Mohamed Zaki Department of Computer Science, University of British Columbia

Joint work with Ian Mitchell and Mark Greenstreet





### Introduction

□ Formal Verification of Circuits: An Overview

### DC Analysis:

- Basic Concepts
- A Formal Approach

# **Case Studies**

- □ Enhancing the Verification with invariants
- Discussion

# Hybrid Systems



**芋が-**弁D8 〒34-5307

Memory

Cache

RAM

Third

Party IP

ROM

ASIC

Analog/RF

Processor

DSP

MEMS AMS (1DC

Data-Bus



Vehicle: Mechanical + Computer System

CL

CLK D



Digital Design

bttp://www.oocs.borl

# **CMOS Design: An introduction**

#### CMOS: **Complementary metal–oxide–semiconductor** Building blocks of integrated circuits and microprocessors



Example S  $Vdd \rightarrow PMOS$   $G \rightarrow D$   $G \rightarrow D$  $Vss \rightarrow S$ 

http://wikipedia.org/

# **Circuits Verification**

- Transistor level models
- Circuit simulator (Spice)
  - Steady State simulation
  - AC simulation
  - Transient simulation
  - Parameter sweeping
  - Statistical variation (Monte Carlo)

# DC operating point

To which voltages will the nodes of the circuit settle if the inputs to the circuit remain indefinitely at their fixed values?

#### Some Applications

- Identify qualitative characteristics of a circuit (e.g., existence of stable behavior)
- Determine initial conditions prior to transient analysis
- Determine linearization point prior to ac small signal analysis

#### Ring Oscillators: A Motivating Example

- Ring oscillators are a common component used in a variety of analog applications
- Uses an odd number of inverter stages to produce oscillating "0" and "1" signals



Can we generate quadrature signals using ring oscillators?









Circuits Parameters are guessed

×

0.8

0.6

0.4

0.2

0

0.2

0.4

0.6

0.8

*r: ring inverter b: bridge inverter* 



1.6

1.8

-7 × 10 Width Ratio = Wr/Wb <<1



For some ratios, there are some initial conditions that lead to oscillation, while others lead to stable behavior. **GLSVLSI'08** 

Digital abstraction doesn't hold

1.4

1.2

- Functionality is sensitive to the exact sizing
- Sensitivities to initial conditions for some sizes

#### <u>An Example from the "Real world"</u>

- The example is extracted from an actual design failure
  - Some issues were only found in measurement of fabricated test chips
  - The design was validated as well as any analog designs are in practice today

### Challenges for Verification

For a given choice of transistor sizes, show that the circuit operates properly for <sup>v</sup>all initial conditions almost

Slide based on Kevin Jones talk at FMCAD'09, Portland, USA



### Introduction

□ Formal Verification of Circuits: An Overview

### DC Analysis:

- Basic Concepts
- A Formal Approach

# **Case Studies**

- **C** Enhancing the Verification with invariants
- Discussion

# **Circuits Modelling Views**



**Real world view** 



#### **Challenges in Analog Verification**

- Infinite continuous state space
  - Cannot do exhaustive simulation of individual traces/ trajectories
- Strong continuous nonlinear behavior
  - No closed form solution for differential equations
  - Numerical methods have inaccuracies
- Properties are hard to specify

### Formal Verification

- Use mathematical reasoning to prove correctness
- Exploration of all the possible behaviors
- Assures implementation matches specification
  - If correct, all behaviors are verified
  - If incorrect a counter-example (proof) is presented
- Verification is undecidable
  - Indeterminate results

#### **Research Framework**



#### Formal Verification of Analog Circuits

Kurshan '91, Hartong'02,

State space decomposition, use numerical methods to build transitions

Greenstreet '98, 07, Gupta'04, Dang'04, Frehse'06, Little'04' 06

 Forward Reachability:
Geometrical enclosure of the behavior

Freibothe'06, Walter'07, Tiwari'09, Denman'09



Constraints based Verification: Decision procedured (e.g., SMT) Linearization of the behavior



### Introduction

- □ Formal Verification of Circuits: An Overview
- DC Analysis:
  - Basic Concepts
  - A Formal Approach
- **Case Studies**
- **C** Enhancing the Verification with invariants
- Discussion

#### **DC** Analysis

DC operating point: To which voltages will the nodes of the circuit settle to if the inputs to the circuit remain indefinitely at their fixed values?

Is it a requirement to have a DC operating point? How many DC operating points does the circuit have?

| Latch   | Schmitt Trigger | Oscillator |
|---------|-----------------|------------|
| 2 DC OP | 1 or 2 DC OP    | 0 DC OP    |

#### DC Equilibrium

Given an ODE system

$$\frac{d}{dt}x = f(x, in)$$

#### Necessary condition for existence of DC operating point

**Chosen input** 

$$f(x,\underline{in}) = \mathbf{0}$$

#### What is the nature of the DC equilibrium points?



### <u>Classifying DC equilibrium</u>

Behavior of trajectories in the neighborhood of an equilibrium point is governed by the eigenvalues of the Jacobian matrix



If all eigenvalues have real parts that are less than zero, then <u>x</u> is a <u>stable</u> equilibrium point DC operating point

If any eigenvalue has a positive real part, then we will call <u>x</u> an <u>unstable</u> equilibrium mo DC operating point

<u>Issues in locating DC</u> <u>Operating points</u>

 Finding a solution to the equations of a circuit involves finding the root of a system of non-linear equations

 Symbolic and numerical methods might fail to locate all possible solutions and be guaranteed to find a solution.

If DC equilibriums are approximately identified, how to analyze their stability?



Procedure that uses symbolic models generated from a netlist to rigorously locate and classify all of the equilibrium points

- Determines the existence, location and number of DC OP
- Implemented with a collection of public tools within MATLAB environment



- OOMSPICE: Object Oriented Matlab Spice
- Circuit modeling and analysis for formal verification
- Accommodates the creation of hierarchical designs
- Possible addition of new electrical components and alternative abstractions descriptions of existing components.



Coordinates the verification tasks and uses OOmspice to generate the circuit equations as desired by the verification tools:

- DC equations for Hysat
- ODE system for INTLAB



HySAT identifies regions Q that might contain DC equilibria

Iterative calls until HySAT establishes that the remaining space does not contain any equilibria

Candidate regions Q forwarded to INTLAB for further analysis



- Refutes regions with no DC equilibriums
- Provides tighter bounds for regions which includes equilibrium points
- Provides Jacobian Interval matrices for all points in a given region



We seek to categorize the stability of any equilibrium as definitely stable, definitely unstable, and unknown.

Region <u>does not contain</u> a DC operating point if all matrices in provided Interval Matrix have at least one eigenvalue with positive real component

 Region <u>contains</u> a DC operating point if all matrices in provided Interval Matrix have all eigenvalues with negative real component

#### **Verification Outcome**





### Introduction

□ Formal Verification of Circuits: An Overview

### DC Analysis:

- Basic Concepts
- A Formal Approach

# **Case Studies**

□ Enhancing the Verification with invariants

#### Discussion



#### **Schmitt Trigger Cicruit Equations**



#### Schmitt Trigger



#### Schmitt Trigger

![](_page_34_Figure_1.jpeg)

#### Schmitt Trigger

![](_page_35_Figure_1.jpeg)

![](_page_35_Figure_2.jpeg)

![](_page_35_Figure_3.jpeg)

9.2

#### Other Experimental Results:

Proved that Ring Oscillators with odd number of stages (up to 25 stages) do not posses DC operating points

Effect of load capacitance on the oscillation. Sufficient large capacitance load can break the oscillation

![](_page_36_Figure_3.jpeg)

Proved that Even number of Ring oscillators (up to 24 stages) always have stable state

#### Ring Oscillator: 3 and 25 stages

![](_page_37_Figure_1.jpeg)

![](_page_38_Figure_1.jpeg)

For a given choice of transistor sizes, show that the circuit operates properly for "almost all" initial conditions

**DC** Operating Points x 10 1.5 1 0.5 ٠ ٠ 0 -0.5 -1 dim = 4 -1.5 -4 -3.5 -3 -2.5 -2 -1.5 -0.5 0 -1 8 Wr/Wb = 0.5x 10 Unstable Equilibria : Not DC OP

![](_page_39_Figure_2.jpeg)

![](_page_39_Figure_3.jpeg)

![](_page_40_Picture_0.jpeg)

### Introduction

□ Formal Verification of Circuits: An Overview

### DC Analysis:

- Basic Concepts
- A Formal Approach

## **Case Studies**

Enhancing the Verification with invariants

#### Discussion

#### **Invariant Checking**

- Find upper and lower bounds on the operating state space.
- Given a constraint, is it a bound on the state space?
- For each state variable x:

find b1 and b2 such that: x = b2 implies x =<0 and x = b1 implies x >=0

![](_page_42_Figure_1.jpeg)

![](_page_42_Figure_2.jpeg)

![](_page_43_Figure_1.jpeg)

![](_page_43_Figure_2.jpeg)

y2 Bounds

Problems with First Order Model

![](_page_44_Figure_2.jpeg)

\_\_\_\_

M3: Vgs < vth and M3 is off

![](_page_44_Figure_5.jpeg)

•First order model does not consider subthreshold current (no leakage)

•Failure to prove bounds on voltage nodes for some input voltages

#### EKV Mosfet Model

- MOS model that provides a similar behavioral representation compared to spice models
- EKV Model is accurate even when the MOSFET is operating in the subthreshold region
- Closed form expressions that are continuous across the transistor operating regions.
- Hysat friendly

EKV Model

![](_page_46_Figure_2.jpeg)

,

Suppose Initial V\_y2 > b2

M2: Vgs < vth and M2 is off

![](_page_46_Figure_6.jpeg)

•EKV mode considers subthreshold current (no leakage)

Bounds were proved automatically

![](_page_47_Picture_0.jpeg)

### Introduction

□ Formal Verification of Circuits: An Overview

### DC Analysis:

- Basic Concepts
- A Formal Approach

# **Case Studies**

□ Enhancing the Verification with invariants

#### Discussion

# Challenges Outlined in FMACD'08 Talk on Open Analog Problems

- Avoiding transient simulation
- Establishing that operating point assumptions are valid
- Establishing that all initial conditions result in correct behavior
- Dealing with non-linearity

#### **Conclusion**

- Tackling DC analysis in a more formalized way
- Identifying and classifying DC operating points of circuits using a collection of tools in the open domain
- Demonstrating the presented methodology on a variety of circuits

Is formal verification possible for Analog Designs?

Formal methods is possible. But is it effective??

**Primary Results say YES** 

![](_page_50_Picture_0.jpeg)

#### \* From the Hitchhiker's Guide to the Galaxy, by Douglas Adams